Deploy Motor Control Algorithms to FPGA Hardware Prototyping
Learn how to deploy your Simulink® model of FOC algorithms on the Xilinx® Zynq® UltraScale+ module from the Trenz Electronic motor development kit. Using HDL Workflow Advisor, discover how to automatically generate:
1. HDL IP core and AXI hardware interface components from your Simulink model or subsystem
2. FPGA bitstreams, which are required for deploying your design on the hardware logic of the Zynq SoC
3. Software interface executables to run on the ARM processor of the Zynq SoC
Learn more:
- Find hardware support for Trenz Electronic motor control development kit support from Simulink: https://bit.ly/3yC7uyi
- Read how modeling and simulation bring algorithm development and SoC design together: https://bit.ly/3APqoTh
- Get started with targeting the Xilinx Zynq platform: https://bit.ly/3fWCt0M
- Buy motor control development kit with Xilinx Zynq UltraScale+ ZU2CG-1E MPSoC module: https://bit.ly/2VGvq53
Ask your questions: https://matlabirawen.quora.com/
Join us on Telegram: https://t.me/matlabcastor
Join us on Facebook Group: https://www.facebook.com/groups/matlabcodes
No comments